Verilog HDL Through Examples
Offered By: Udemy
Course Description
Overview
What you'll learn:
- Verilog HDL
- Digital Design in Verilog HDL
- Modelling Digital Circuits using Verilog HDL
- Fundamentals of Digital Electronics
Hey there, I welcome you all to my course 'Verilog HDL through Examples'
Why Verilog?
1. To describe any digital system - microprocessor, memory, flip flop, Verilog is used. Hence it's called as a hardware description language.
2. Using Verilog, we can model any electronic component and generate the schematic for the same.
3. For timing analysis and test analysis of circuits, Verilog is apt.
Highlights of the course:
1. Key differences between a programming language like C, C++ or Python and a hardware description language like Verilog, VHDL, SystemVerilog are clearly
2. All the fundamental concepts of Verilog are explained through standard combinational and sequential circuits.
3. Learning through examples make them very simpler to learn.
4. Proper theoretical explanation is provided for each of the circuit that is implemented in verilog in this course.
5. Testbench for each design and knowing how to test and validate them.
6. Creating Finite State Machines in Verilog.
7. Download the code and design for each of the circuits in the resources section.
8. Getting to know how to use EDA Playground for Verilog coding and how to generate the output waveform using EPWave.
9. Some of the key concepts of Verilog like
Levels of Abstraction, Two types of assignments, Producing delay, generating clock, Procedural assignments are all explained clearly.
Taught by
Sujithkumar MA
Related Courses
Chip based VLSI design for Industrial ApplicationsL&T EduTech via Coursera Design of Digital Circuits with VHDL Programming
L&T EduTech via Coursera VLSI Chip Design and Simulation with Electric VLSI EDA Tool
L&T EduTech via Coursera Electrónica Digital Bit a Bit: Fundamentos, Verilog y FPGA
Pontificia Universidad Católica de Chile via Coursera Hardware Modeling Using Verilog
Indian Institute of Technology, Kharagpur via Swayam