Static Timing Analysis: Minimum Delay Constraint for Transparent Latches - Part 2.1
Offered By: NPTEL-NOC IITM via YouTube
Course Description
Overview
Explore the concept of minimum delay constraint for transparent latch designs in computational datapath subsystem design. Delve into key topics including hold time failure, contamination clock to Q, contamination delay, and non-overlap time. Gain insights into the intricacies of transparent latches and their role in static timing analysis for efficient digital circuit design.
Syllabus
11.4 - Static Timing Analysis - Part2.1
Taught by
NPTEL-NOC IITM
Related Courses
VLSI CAD Part I: LogicUniversity of Illinois at Urbana-Champaign via Coursera VLSI CAD Part II: Layout
University of Illinois at Urbana-Champaign via Coursera VLSI Physical Design
Indian Institute of Technology, Kharagpur via Swayam Digital VLSI Testing
Indian Institute of Technology, Kharagpur via Swayam Optimization Techniques for Digital VLSI Design
Indian Institute of Technology Guwahati via Swayam